Added stub of STM32 I2Cv3 driver for STM32H7xx.
git-svn-id: svn://svn.code.sf.net/p/chibios/svn/trunk@11239 35acf78f-673a-0410-8e92-d51de3d6d3f4
This commit is contained in:
parent
4bf1b5e330
commit
d5a2a2b494
|
@ -0,0 +1,21 @@
|
|||
ifeq ($(USE_HAL_I2C_FALLBACK),yes)
|
||||
# Fallback SW driver.
|
||||
ifeq ($(USE_SMART_BUILD),yes)
|
||||
ifneq ($(findstring HAL_USE_I2C TRUE,$(HALCONF)),)
|
||||
PLATFORMSRC += $(CHIBIOS)/os/hal/lib/fallback/I2C/hal_i2c_lld.c
|
||||
endif
|
||||
else
|
||||
PLATFORMSRC += $(CHIBIOS)/os/hal/lib/fallback/I2C/hal_i2c_lld.c
|
||||
endif
|
||||
PLATFORMINC += $(CHIBIOS)/os/hal/lib/fallback/I2C
|
||||
else
|
||||
# Default HW driver.
|
||||
ifeq ($(USE_SMART_BUILD),yes)
|
||||
ifneq ($(findstring HAL_USE_I2C TRUE,$(HALCONF)),)
|
||||
PLATFORMSRC += $(CHIBIOS)/os/hal/ports/STM32/LLD/I2Cv3/hal_i2c_lld.c
|
||||
endif
|
||||
else
|
||||
PLATFORMSRC += $(CHIBIOS)/os/hal/ports/STM32/LLD/I2Cv3/hal_i2c_lld.c
|
||||
endif
|
||||
PLATFORMINC += $(CHIBIOS)/os/hal/ports/STM32/LLD/I2Cv3
|
||||
endif
|
File diff suppressed because it is too large
Load Diff
|
@ -0,0 +1,477 @@
|
|||
/*
|
||||
ChibiOS - Copyright (C) 2006..2016 Giovanni Di Sirio
|
||||
|
||||
Licensed under the Apache License, Version 2.0 (the "License");
|
||||
you may not use this file except in compliance with the License.
|
||||
You may obtain a copy of the License at
|
||||
|
||||
http://www.apache.org/licenses/LICENSE-2.0
|
||||
|
||||
Unless required by applicable law or agreed to in writing, software
|
||||
distributed under the License is distributed on an "AS IS" BASIS,
|
||||
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
||||
See the License for the specific language governing permissions and
|
||||
limitations under the License.
|
||||
*/
|
||||
/*
|
||||
Concepts and parts of this file have been contributed by Uladzimir Pylinsky
|
||||
aka barthess.
|
||||
*/
|
||||
|
||||
/**
|
||||
* @file I2Cv3/hal_i2c_lld.h
|
||||
* @brief STM32 I2C subsystem low level driver header.
|
||||
*
|
||||
* @addtogroup I2C
|
||||
* @{
|
||||
*/
|
||||
|
||||
#ifndef HAL_I2C_LLD_H
|
||||
#define HAL_I2C_LLD_H
|
||||
|
||||
#if HAL_USE_I2C || defined(__DOXYGEN__)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver constants. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/**
|
||||
* @name TIMINGR register definitions
|
||||
* @{
|
||||
*/
|
||||
#define STM32_TIMINGR_PRESC_MASK (15U << 28)
|
||||
#define STM32_TIMINGR_PRESC(n) ((n) << 28)
|
||||
#define STM32_TIMINGR_SCLDEL_MASK (15U << 20)
|
||||
#define STM32_TIMINGR_SCLDEL(n) ((n) << 20)
|
||||
#define STM32_TIMINGR_SDADEL_MASK (15U << 16)
|
||||
#define STM32_TIMINGR_SDADEL(n) ((n) << 16)
|
||||
#define STM32_TIMINGR_SCLH_MASK (255U << 8)
|
||||
#define STM32_TIMINGR_SCLH(n) ((n) << 8)
|
||||
#define STM32_TIMINGR_SCLL_MASK (255U << 0)
|
||||
#define STM32_TIMINGR_SCLL(n) ((n) << 0)
|
||||
/** @} */
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver pre-compile time settings. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/**
|
||||
* @name Configuration options
|
||||
* @{
|
||||
*/
|
||||
/**
|
||||
* @brief I2C1 driver enable switch.
|
||||
* @details If set to @p TRUE the support for I2C1 is included.
|
||||
* @note The default is @p FALSE.
|
||||
*/
|
||||
#if !defined(STM32_I2C_USE_I2C1) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_USE_I2C1 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C2 driver enable switch.
|
||||
* @details If set to @p TRUE the support for I2C2 is included.
|
||||
* @note The default is @p FALSE.
|
||||
*/
|
||||
#if !defined(STM32_I2C_USE_I2C2) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_USE_I2C2 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C3 driver enable switch.
|
||||
* @details If set to @p TRUE the support for I2C3 is included.
|
||||
* @note The default is @p FALSE.
|
||||
*/
|
||||
#if !defined(STM32_I2C_USE_I2C3) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_USE_I2C3 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C4 driver enable switch.
|
||||
* @details If set to @p TRUE the support for I2C4 is included.
|
||||
* @note The default is @p FALSE.
|
||||
*/
|
||||
#if !defined(STM32_I2C_USE_I2C4) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_USE_I2C4 FALSE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C timeout on busy condition in milliseconds.
|
||||
*/
|
||||
#if !defined(STM32_I2C_BUSY_TIMEOUT) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_BUSY_TIMEOUT 50
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C1 interrupt priority level setting.
|
||||
*/
|
||||
#if !defined(STM32_I2C_I2C1_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_I2C1_IRQ_PRIORITY 10
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C2 interrupt priority level setting.
|
||||
*/
|
||||
#if !defined(STM32_I2C_I2C2_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_I2C2_IRQ_PRIORITY 10
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C3 interrupt priority level setting.
|
||||
*/
|
||||
#if !defined(STM32_I2C_I2C3_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_I2C3_IRQ_PRIORITY 10
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C4 interrupt priority level setting.
|
||||
*/
|
||||
#if !defined(STM32_I2C_I2C4_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_I2C4_IRQ_PRIORITY 10
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief DMA use switch.
|
||||
*/
|
||||
#if !defined(STM32_I2C_USE_DMA) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_USE_DMA TRUE
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C1 DMA priority (0..3|lowest..highest).
|
||||
* @note The priority level is used for both the TX and RX DMA streams but
|
||||
* because of the streams ordering the RX stream has always priority
|
||||
* over the TX stream.
|
||||
*/
|
||||
#if !defined(STM32_I2C_I2C1_DMA_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_I2C1_DMA_PRIORITY 1
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C2 DMA priority (0..3|lowest..highest).
|
||||
* @note The priority level is used for both the TX and RX DMA streams but
|
||||
* because of the streams ordering the RX stream has always priority
|
||||
* over the TX stream.
|
||||
*/
|
||||
#if !defined(STM32_I2C_I2C2_DMA_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_I2C2_DMA_PRIORITY 1
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C3 DMA priority (0..3|lowest..highest).
|
||||
* @note The priority level is used for both the TX and RX DMA streams but
|
||||
* because of the streams ordering the RX stream has always priority
|
||||
* over the TX stream.
|
||||
*/
|
||||
#if !defined(STM32_I2C_I2C3_DMA_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_I2C3_DMA_PRIORITY 1
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C4 DMA priority (0..3|lowest..highest).
|
||||
* @note The priority level is used for both the TX and RX DMA streams but
|
||||
* because of the streams ordering the RX stream has always priority
|
||||
* over the TX stream.
|
||||
*/
|
||||
#if !defined(STM32_I2C_I2C4_DMA_PRIORITY) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_I2C4_DMA_PRIORITY 1
|
||||
#endif
|
||||
|
||||
/**
|
||||
* @brief I2C DMA error hook.
|
||||
* @note The default action for DMA errors is a system halt because DMA
|
||||
* error can only happen because programming errors.
|
||||
*/
|
||||
#if !defined(STM32_I2C_DMA_ERROR_HOOK) || defined(__DOXYGEN__)
|
||||
#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
|
||||
#endif
|
||||
/** @} */
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Derived constants and error checks. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/** @brief error checks */
|
||||
#if STM32_I2C_USE_I2C1 && !STM32_HAS_I2C1
|
||||
#error "I2C1 not present in the selected device"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C2 && !STM32_HAS_I2C2
|
||||
#error "I2C2 not present in the selected device"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C3 && !STM32_HAS_I2C3
|
||||
#error "I2C3 not present in the selected device"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C4 && !STM32_HAS_I2C4
|
||||
#error "I2C4 not present in the selected device"
|
||||
#endif
|
||||
|
||||
#if !STM32_I2C_USE_I2C1 && !STM32_I2C_USE_I2C2 && !STM32_I2C_USE_I2C3 && \
|
||||
!STM32_I2C_USE_I2C4
|
||||
#error "I2C driver activated but no I2C peripheral assigned"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C1 && \
|
||||
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_I2C_I2C1_IRQ_PRIORITY)
|
||||
#error "Invalid IRQ priority assigned to I2C1"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C2 && \
|
||||
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_I2C_I2C2_IRQ_PRIORITY)
|
||||
#error "Invalid IRQ priority assigned to I2C2"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C3 && \
|
||||
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_I2C_I2C3_IRQ_PRIORITY)
|
||||
#error "Invalid IRQ priority assigned to I2C3"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C4 && \
|
||||
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_I2C_I2C4_IRQ_PRIORITY)
|
||||
#error "Invalid IRQ priority assigned to I2C4"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_DMA == TRUE
|
||||
|
||||
#if STM32_I2C_USE_I2C1 && \
|
||||
!STM32_DMA_IS_VALID_CHANNEL(STM32_I2C_I2C1_RX_DMA_CHANNEL)
|
||||
#error "Invalid DMA channel assigned to I2C1 RX"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C1 && \
|
||||
!STM32_DMA_IS_VALID_CHANNEL(STM32_I2C_I2C1_TX_DMA_CHANNEL)
|
||||
#error "Invalid DMA channel assigned to I2C1 TX"
|
||||
#endif
|
||||
#if STM32_I2C_USE_I2C2 && \
|
||||
!STM32_DMA_IS_VALID_CHANNEL(STM32_I2C_I2C2_RX_DMA_CHANNEL)
|
||||
#error "Invalid DMA channel assigned to I2C2 RX"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C2 && \
|
||||
!STM32_DMA_IS_VALID_CHANNEL(STM32_I2C_I2C2_TX_DMA_CHANNEL)
|
||||
#error "Invalid DMA channel assigned to I2C2 TX"
|
||||
#endif
|
||||
#if STM32_I2C_USE_I2C3 && \
|
||||
!STM32_DMA_IS_VALID_CHANNEL(STM32_I2C_I2C3_RX_DMA_CHANNEL)
|
||||
#error "Invalid DMA channel assigned to I2C3 RX"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C3 && \
|
||||
!STM32_DMA_IS_VALID_CHANNEL(STM32_I2C_I2C3_TX_DMA_CHANNEL)
|
||||
#error "Invalid DMA channel assigned to I2C3 TX"
|
||||
#endif
|
||||
#if STM32_I2C_USE_I2C4 && \
|
||||
!STM32_DMA_IS_VALID_CHANNEL(STM32_I2C_I2C4_RX_DMA_CHANNEL)
|
||||
#error "Invalid DMA channel assigned to I2C4 RX"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C4 && \
|
||||
!STM32_DMA_IS_VALID_CHANNEL(STM32_I2C_I2C4_TX_DMA_CHANNEL)
|
||||
#error "Invalid DMA channel assigned to I2C4 TX"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C1 && \
|
||||
!STM32_DMA_IS_VALID_PRIORITY(STM32_I2C_I2C1_DMA_PRIORITY)
|
||||
#error "Invalid DMA priority assigned to I2C1"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C2 && \
|
||||
!STM32_DMA_IS_VALID_PRIORITY(STM32_I2C_I2C2_DMA_PRIORITY)
|
||||
#error "Invalid DMA priority assigned to I2C2"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C3 && \
|
||||
!STM32_DMA_IS_VALID_PRIORITY(STM32_I2C_I2C3_DMA_PRIORITY)
|
||||
#error "Invalid DMA priority assigned to I2C3"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C4 && \
|
||||
!STM32_DMA_IS_VALID_PRIORITY(STM32_I2C_I2C4_DMA_PRIORITY)
|
||||
#error "Invalid DMA priority assigned to I2C4"
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C1 || STM32_I2C_USE_I2C2 || STM32_I2C_USE_I2C3
|
||||
#define STM32_I2C_DMA_REQUIRED
|
||||
#if !defined(STM32_DMA_REQUIRED)
|
||||
#define STM32_DMA_REQUIRED
|
||||
#endif
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C4
|
||||
#define STM32_I2C_BDMA_REQUIRED
|
||||
#if !defined(STM32_BDMA_REQUIRED)
|
||||
#define STM32_BDMA_REQUIRED
|
||||
#endif
|
||||
#endif
|
||||
|
||||
#endif /* STM32_I2C_USE_DMA == TRUE */
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver data structures and types. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/**
|
||||
* @brief Type representing an I2C address.
|
||||
*/
|
||||
typedef uint16_t i2caddr_t;
|
||||
|
||||
/**
|
||||
* @brief Type of I2C driver condition flags.
|
||||
*/
|
||||
typedef uint32_t i2cflags_t;
|
||||
|
||||
/**
|
||||
* @brief Type of I2C driver configuration structure.
|
||||
*/
|
||||
typedef struct {
|
||||
/**
|
||||
* @brief TIMINGR register initialization.
|
||||
* @note Refer to the STM32 reference manual, the values are affected
|
||||
* by the system clock settings in mcuconf.h.
|
||||
*/
|
||||
uint32_t timingr;
|
||||
/**
|
||||
* @brief CR1 register initialization.
|
||||
* @note Leave to zero unless you know what you are doing.
|
||||
*/
|
||||
uint32_t cr1;
|
||||
/**
|
||||
* @brief CR2 register initialization.
|
||||
* @note Only the ADD10 bit can eventually be specified here.
|
||||
*/
|
||||
uint32_t cr2;
|
||||
} I2CConfig;
|
||||
|
||||
/**
|
||||
* @brief Type of a structure representing an I2C driver.
|
||||
*/
|
||||
typedef struct I2CDriver I2CDriver;
|
||||
|
||||
/**
|
||||
* @brief Structure representing an I2C driver.
|
||||
*/
|
||||
struct I2CDriver {
|
||||
/**
|
||||
* @brief Driver state.
|
||||
*/
|
||||
i2cstate_t state;
|
||||
/**
|
||||
* @brief Current configuration data.
|
||||
*/
|
||||
const I2CConfig *config;
|
||||
/**
|
||||
* @brief Error flags.
|
||||
*/
|
||||
i2cflags_t errors;
|
||||
#if I2C_USE_MUTUAL_EXCLUSION || defined(__DOXYGEN__)
|
||||
mutex_t mutex;
|
||||
#endif /* I2C_USE_MUTUAL_EXCLUSION */
|
||||
#if defined(I2C_DRIVER_EXT_FIELDS)
|
||||
I2C_DRIVER_EXT_FIELDS
|
||||
#endif
|
||||
/* End of the mandatory fields.*/
|
||||
/**
|
||||
* @brief Thread waiting for I/O completion.
|
||||
*/
|
||||
thread_reference_t thread;
|
||||
#if (STM32_I2C_USE_DMA == TRUE) || defined(__DOXYGEN__)
|
||||
/**
|
||||
* @brief RX DMA mode bit mask.
|
||||
*/
|
||||
uint32_t rxdmamode;
|
||||
/**
|
||||
* @brief TX DMA mode bit mask.
|
||||
*/
|
||||
uint32_t txdmamode;
|
||||
/**
|
||||
* @brief Receive DMA channel.
|
||||
*/
|
||||
const stm32_dma_stream_t *dmarx;
|
||||
/**
|
||||
* @brief Transmit DMA channel.
|
||||
*/
|
||||
const stm32_dma_stream_t *dmatx;
|
||||
#else /* STM32_I2C_USE_DMA == FALSE */
|
||||
/**
|
||||
* @brief Pointer to the next TX buffer location.
|
||||
*/
|
||||
const uint8_t *txptr;
|
||||
/**
|
||||
* @brief Number of bytes in TX phase.
|
||||
*/
|
||||
size_t txbytes;
|
||||
/**
|
||||
* @brief Pointer to the next RX buffer location.
|
||||
*/
|
||||
uint8_t *rxptr;
|
||||
/**
|
||||
* @brief Number of bytes in RX phase.
|
||||
*/
|
||||
size_t rxbytes;
|
||||
#endif /* STM32_I2C_USE_DMA == FALSE */
|
||||
/**
|
||||
* @brief Pointer to the I2Cx registers block.
|
||||
*/
|
||||
I2C_TypeDef *i2c;
|
||||
};
|
||||
|
||||
/*===========================================================================*/
|
||||
/* Driver macros. */
|
||||
/*===========================================================================*/
|
||||
|
||||
/**
|
||||
* @brief Get errors from I2C driver.
|
||||
*
|
||||
* @param[in] i2cp pointer to the @p I2CDriver object
|
||||
*
|
||||
* @notapi
|
||||
*/
|
||||
#define i2c_lld_get_errors(i2cp) ((i2cp)->errors)
|
||||
|
||||
/*===========================================================================*/
|
||||
/* External declarations. */
|
||||
/*===========================================================================*/
|
||||
|
||||
#if !defined(__DOXYGEN__)
|
||||
#if STM32_I2C_USE_I2C1
|
||||
extern I2CDriver I2CD1;
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C2
|
||||
extern I2CDriver I2CD2;
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C3
|
||||
extern I2CDriver I2CD3;
|
||||
#endif
|
||||
|
||||
#if STM32_I2C_USE_I2C4
|
||||
extern I2CDriver I2CD4;
|
||||
#endif
|
||||
|
||||
#endif /* !defined(__DOXYGEN__) */
|
||||
|
||||
#ifdef __cplusplus
|
||||
extern "C" {
|
||||
#endif
|
||||
void i2c_lld_init(void);
|
||||
void i2c_lld_start(I2CDriver *i2cp);
|
||||
void i2c_lld_stop(I2CDriver *i2cp);
|
||||
msg_t i2c_lld_master_transmit_timeout(I2CDriver *i2cp, i2caddr_t addr,
|
||||
const uint8_t *txbuf, size_t txbytes,
|
||||
uint8_t *rxbuf, size_t rxbytes,
|
||||
systime_t timeout);
|
||||
msg_t i2c_lld_master_receive_timeout(I2CDriver *i2cp, i2caddr_t addr,
|
||||
uint8_t *rxbuf, size_t rxbytes,
|
||||
systime_t timeout);
|
||||
#ifdef __cplusplus
|
||||
}
|
||||
#endif
|
||||
|
||||
#endif /* HAL_USE_I2C */
|
||||
|
||||
#endif /* HAL_I2C_LLD_H */
|
||||
|
||||
/** @} */
|
|
@ -476,8 +476,8 @@
|
|||
#error "Invalid DMA priority assigned to SPI6"
|
||||
#endif
|
||||
|
||||
#if STM32_SPI_USE_SPI1 | STM32_SPI_USE_SPI2 | STM32_SPI_USE_SPI1 | \
|
||||
STM32_SPI_USE_SPI4 | STM32_SPI_USE_SPI5
|
||||
#if STM32_SPI_USE_SPI1 || STM32_SPI_USE_SPI2 || STM32_SPI_USE_SPI1 || \
|
||||
STM32_SPI_USE_SPI4 || STM32_SPI_USE_SPI5
|
||||
#define STM32_SPI_DMA_REQUIRED
|
||||
#if !defined(STM32_DMA_REQUIRED)
|
||||
#define STM32_DMA_REQUIRED
|
||||
|
|
|
@ -24,6 +24,7 @@ endif
|
|||
include $(CHIBIOS)/os/hal/ports/STM32/LLD/BDMAv1/driver.mk
|
||||
include $(CHIBIOS)/os/hal/ports/STM32/LLD/DMAv3/driver.mk
|
||||
include $(CHIBIOS)/os/hal/ports/STM32/LLD/GPIOv2/driver.mk
|
||||
include $(CHIBIOS)/os/hal/ports/STM32/LLD/I2Cv3/driver.mk
|
||||
include $(CHIBIOS)/os/hal/ports/STM32/LLD/SPIv3/driver.mk
|
||||
include $(CHIBIOS)/os/hal/ports/STM32/LLD/TIMv1/driver.mk
|
||||
include $(CHIBIOS)/os/hal/ports/STM32/LLD/USARTv2/driver.mk
|
||||
|
|
|
@ -158,10 +158,29 @@
|
|||
RCC_AHB4ENR_GPIOKEN)
|
||||
|
||||
/* I2C attributes.*/
|
||||
#define STM32_HAS_I2C1 FALSE
|
||||
#define STM32_HAS_I2C2 FALSE
|
||||
#define STM32_HAS_I2C3 FALSE
|
||||
#define STM32_HAS_I2C4 FALSE
|
||||
#define STM32_HAS_I2C1 TRUE
|
||||
#define STM32_I2C1_EVENT_HANDLER VectorBC
|
||||
#define STM32_I2C1_ERROR_HANDLER VectorC0
|
||||
#define STM32_I2C1_EVENT_NUMBER 31
|
||||
#define STM32_I2C1_ERROR_NUMBER 32
|
||||
|
||||
#define STM32_HAS_I2C2 TRUE
|
||||
#define STM32_I2C2_EVENT_HANDLER VectorC4
|
||||
#define STM32_I2C2_ERROR_HANDLER VectorC8
|
||||
#define STM32_I2C2_EVENT_NUMBER 33
|
||||
#define STM32_I2C2_ERROR_NUMBER 34
|
||||
|
||||
#define STM32_HAS_I2C3 TRUE
|
||||
#define STM32_I2C3_EVENT_HANDLER Vector160
|
||||
#define STM32_I2C3_ERROR_HANDLER Vector164
|
||||
#define STM32_I2C3_EVENT_NUMBER 72
|
||||
#define STM32_I2C3_ERROR_NUMBER 73
|
||||
|
||||
#define STM32_HAS_I2C4 TRUE
|
||||
#define STM32_I2C4_EVENT_HANDLER Vector1BC
|
||||
#define STM32_I2C4_ERROR_HANDLER Vector1C0
|
||||
#define STM32_I2C4_EVENT_NUMBER 95
|
||||
#define STM32_I2C4_ERROR_NUMBER 96
|
||||
|
||||
/* QUADSPI attributes.*/
|
||||
#define STM32_HAS_QUADSPI1 FALSE
|
||||
|
|
Loading…
Reference in New Issue