2021-03-19 09:37:11 -07:00
|
|
|
/*
|
|
|
|
ChibiOS - Copyright (C) 2021 Stefan Kerkmann
|
|
|
|
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
you may not use this file except in compliance with the License.
|
|
|
|
You may obtain a copy of the License at
|
|
|
|
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
See the License for the specific language governing permissions and
|
|
|
|
limitations under the License.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file GD32VF103/gd32_registry.h
|
|
|
|
* @brief GD32VF103xx capabilities registry.
|
|
|
|
*
|
|
|
|
* @addtogroup HAL
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef GD32_REGISTRY_H
|
|
|
|
#define GD32_REGISTRY_H
|
|
|
|
|
|
|
|
#if defined(GD32VF103TB) || defined(GD32VF103T8)
|
|
|
|
|
|
|
|
#define GD32_HAS_TIM_1234 TRUE
|
|
|
|
#define GD32_HAS_USART_01 TRUE
|
|
|
|
#define GD32_HAS_I2C_0 TRUE
|
|
|
|
#define GD32_HAS_SPI_0 TRUE
|
|
|
|
#define GD32_HAS_GPIO_AB TRUE
|
|
|
|
|
|
|
|
#elif defined(GD32VF103T6) || defined(GD32VF103T4)
|
|
|
|
|
|
|
|
#define GD32_HAS_TIM_12 TRUE
|
|
|
|
#define GD32_HAS_USART_01 TRUE
|
|
|
|
#define GD32_HAS_I2C_0 TRUE
|
|
|
|
#define GD32_HAS_SPI_0 TRUE
|
|
|
|
#define GD32_HAS_GPIO_AB TRUE
|
|
|
|
|
|
|
|
#elif defined(GD32VF103CB) || defined(GD32VF103C8)
|
|
|
|
|
|
|
|
#define GD32_HAS_TIM_1234 TRUE
|
|
|
|
#define GD32_HAS_USART_012 TRUE
|
|
|
|
#define GD32_HAS_I2C_01 TRUE
|
|
|
|
#define GD32_HAS_SPI_012 TRUE
|
|
|
|
#define GD32_HAS_GPIO_AB TRUE
|
|
|
|
|
|
|
|
#elif defined(GD32VF103C6) || defined(GD32VF103C4)
|
|
|
|
|
|
|
|
#define GD32_HAS_TIM_12 TRUE
|
|
|
|
#define GD32_HAS_USART_01 TRUE
|
|
|
|
#define GD32_HAS_I2C_0 TRUE
|
|
|
|
#define GD32_HAS_SPI_0 TRUE
|
|
|
|
#define GD32_HAS_GPIO_AB TRUE
|
|
|
|
|
|
|
|
#elif defined(GD32VF103RB) || defined(GD32VF103R8)
|
|
|
|
|
|
|
|
#define GD32_HAS_TIM_1234 TRUE
|
|
|
|
#define GD32_HAS_USART_01234 TRUE
|
|
|
|
#define GD32_HAS_I2C_01 TRUE
|
|
|
|
#define GD32_HAS_SPI_012 TRUE
|
|
|
|
#define GD32_HAS_GPIO_ABCD TRUE
|
|
|
|
|
|
|
|
#elif defined(GD32VF103R6) || defined(GD32VF103R4)
|
|
|
|
|
|
|
|
#define GD32_HAS_TIM_12 TRUE
|
|
|
|
#define GD32_HAS_USART_01 TRUE
|
|
|
|
#define GD32_HAS_I2C_0 TRUE
|
|
|
|
#define GD32_HAS_SPI_0 TRUE
|
|
|
|
#define GD32_HAS_GPIO_ABCD TRUE
|
|
|
|
|
|
|
|
#elif defined(GD32VF103VB) || defined(GD32VF103V8)
|
|
|
|
|
|
|
|
#define GD32_HAS_TIM_1234 TRUE
|
|
|
|
#define GD32_HAS_USART_01234 TRUE
|
|
|
|
#define GD32_HAS_I2C_01 TRUE
|
|
|
|
#define GD32_HAS_SPI_012 TRUE
|
|
|
|
#define GD32_HAS_GPIO_ABCDE TRUE
|
|
|
|
#define GD32_HAS_EXMC TRUE
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
#error "unsupported or unrecognized GD32VF103 member"
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Platform capabilities. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
#if defined(GD32VF103) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @name GD32VF103 family capabilities
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
/* ADC attributes.*/
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_ADC1 TRUE
|
|
|
|
#define GD32_HAS_ADC2 TRUE
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
/* CAN attributes.*/
|
2021-04-05 08:16:48 -07:00
|
|
|
#define GD32_HAS_CAN0 TRUE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_CAN1 TRUE
|
|
|
|
#define GD32_CAN_MAX_FILTERS 28
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
/* DAC attributes.*/
|
2021-04-05 08:29:59 -07:00
|
|
|
#define GD32_HAS_DAC_CH1 TRUE
|
2021-04-05 08:32:32 -07:00
|
|
|
#define GD32_DAC_CH1_DMA_STREAM GD32_DMA_STREAM_ID(1, 2)
|
2021-03-19 09:37:11 -07:00
|
|
|
|
2021-04-05 08:29:59 -07:00
|
|
|
#define GD32_HAS_DAC_CH2 TRUE
|
2021-04-05 08:32:32 -07:00
|
|
|
#define GD32_DAC_CH2_DMA_STREAM GD32_DMA_STREAM_ID(2, 3)
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
/* DMA attributes.*/
|
2021-03-20 15:27:49 -07:00
|
|
|
#define GD32_DMA0_NUM_CHANNELS 7
|
|
|
|
#define GD32_DMA0_CH0_HANDLER vector30
|
|
|
|
#define GD32_DMA0_CH1_HANDLER vector31
|
|
|
|
#define GD32_DMA0_CH2_HANDLER vector32
|
|
|
|
#define GD32_DMA0_CH3_HANDLER vector33
|
|
|
|
#define GD32_DMA0_CH4_HANDLER vector34
|
|
|
|
#define GD32_DMA0_CH5_HANDLER vector35
|
|
|
|
#define GD32_DMA0_CH6_HANDLER vector36
|
|
|
|
#define GD32_DMA0_CH0_NUMBER 30
|
|
|
|
#define GD32_DMA0_CH1_NUMBER 31
|
|
|
|
#define GD32_DMA0_CH2_NUMBER 32
|
|
|
|
#define GD32_DMA0_CH3_NUMBER 33
|
|
|
|
#define GD32_DMA0_CH4_NUMBER 34
|
|
|
|
#define GD32_DMA0_CH5_NUMBER 35
|
|
|
|
#define GD32_DMA0_CH6_NUMBER 36
|
2021-03-19 09:37:11 -07:00
|
|
|
|
2021-03-20 15:47:28 -07:00
|
|
|
#define GD32_DMA1_NUM_CHANNELS 5
|
|
|
|
#define GD32_DMA1_CH0_HANDLER vector75
|
|
|
|
#define GD32_DMA1_CH1_HANDLER vector76
|
|
|
|
#define GD32_DMA1_CH2_HANDLER vector77
|
|
|
|
#define GD32_DMA1_CH3_HANDLER vector78
|
|
|
|
#define GD32_DMA1_CH4_HANDLER vector79
|
|
|
|
#define GD32_DMA1_CH0_NUMBER 75
|
|
|
|
#define GD32_DMA1_CH1_NUMBER 76
|
|
|
|
#define GD32_DMA1_CH2_NUMBER 77
|
|
|
|
#define GD32_DMA1_CH3_NUMBER 78
|
|
|
|
#define GD32_DMA1_CH4_NUMBER 79
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
/* EXTI attributes.*/
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_EXTI_NUM_LINES 19
|
|
|
|
#define GD32_EXTI_IMR_MASK 0x00000000U
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
/* Flash attributes.*/
|
|
|
|
#define GD32_FLASH_NUMBER_OF_BANKS 1
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_FLASH_SECTOR_SIZE 1024U
|
|
|
|
#if !defined(GD32_FLASH_SECTORS_PER_BANK) || defined(__DOXYGEN__)
|
|
|
|
#define GD32_FLASH_SECTORS_PER_BANK 128 /* Maximum, can be redefined.*/
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* GPIO attributes.*/
|
|
|
|
#if GD32_HAS_GPIO_AB || GD32_HAS_GPIO_ABCD || GD32_HAS_GPIO_ABCDE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_GPIOA TRUE
|
|
|
|
#define GD32_HAS_GPIOB TRUE
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_GPIOA FALSE
|
|
|
|
#define GD32_HAS_GPIOB FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if GD32_HAS_GPIO_ABCD || GD32_HAS_GPIO_ABCDE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_GPIOC TRUE
|
|
|
|
#define GD32_HAS_GPIOD TRUE
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_GPIOC FALSE
|
|
|
|
#define GD32_HAS_GPIOD FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if GD32_HAS_GPIO_ABCDE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_GPIOE TRUE
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_GPIOE FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* I2C attributes.*/
|
|
|
|
#if GD32_HAS_I2C_0 || GD32_HAS_I2C_01
|
2021-03-25 10:57:11 -07:00
|
|
|
#define GD32_HAS_I2C0 TRUE
|
|
|
|
#define GD32_I2C_I2C0_RX_DMA_STREAM GD32_DMA_STREAM_ID(0, 6)
|
|
|
|
#define GD32_I2C_I2C0_TX_DMA_STREAM GD32_DMA_STREAM_ID(0, 5)
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-25 10:57:11 -07:00
|
|
|
#define GD32_HAS_I2C0 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if GD32_HAS_I2C_01
|
2021-03-25 10:57:46 -07:00
|
|
|
#define GD32_HAS_I2C1 TRUE
|
|
|
|
#define GD32_I2C_I2C1_RX_DMA_STREAM GD32_DMA_STREAM_ID(0, 4)
|
|
|
|
#define GD32_I2C_I2C1_TX_DMA_STREAM GD32_DMA_STREAM_ID(0, 3)
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-25 10:57:46 -07:00
|
|
|
#define GD32_HAS_I2C1 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* RTC attributes.*/
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_RTC TRUE
|
|
|
|
#define GD32_RTC_HAS_SUBSECONDS TRUE
|
|
|
|
#define GD32_RTC_IS_CALENDAR FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
/* SPI attributes.*/
|
|
|
|
#if GD32_HAS_SPI_0 || GD32_HAS_SPI_012
|
2021-03-29 11:22:44 -07:00
|
|
|
#define GD32_HAS_SPI0 TRUE
|
|
|
|
#define GD32_SPI0_SUPPORTS_I2S FALSE
|
|
|
|
#define GD32_SPI_SPI0_RX_DMA_STREAM GD32_DMA_STREAM_ID(0, 1)
|
|
|
|
#define GD32_SPI_SPI0_TX_DMA_STREAM GD32_DMA_STREAM_ID(0, 2)
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-29 11:22:44 -07:00
|
|
|
#define GD32_HAS_SPI0 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if GD32_HAS_SPI_012
|
2021-03-29 11:22:44 -07:00
|
|
|
#define GD32_HAS_SPI1 TRUE
|
|
|
|
#define GD32_SPI1_SUPPORTS_I2S TRUE
|
|
|
|
#define GD32_SPI1_I2S_FULLDUPLEX FALSE
|
|
|
|
#define GD32_SPI_SPI1_RX_DMA_STREAM GD32_DMA_STREAM_ID(0, 3)
|
|
|
|
#define GD32_SPI_SPI1_TX_DMA_STREAM GD32_DMA_STREAM_ID(0, 4)
|
|
|
|
#define GD32_I2S_SPI1_RX_DMA_STREAM GD32_DMA_STREAM_ID(0, 3)
|
|
|
|
#define GD32_I2S_SPI1_TX_DMA_STREAM GD32_DMA_STREAM_ID(0, 4)
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_SPI2 TRUE
|
|
|
|
#define GD32_SPI2_SUPPORTS_I2S TRUE
|
|
|
|
#define GD32_SPI2_I2S_FULLDUPLEX FALSE
|
2021-03-29 11:22:44 -07:00
|
|
|
#define GD32_SPI_SPI2_RX_DMA_STREAM GD32_DMA_STREAM_ID(1, 0)
|
|
|
|
#define GD32_SPI_SPI2_TX_DMA_STREAM GD32_DMA_STREAM_ID(1, 1)
|
|
|
|
#define GD32_I2S_SPI2_RX_DMA_STREAM GD32_DMA_STREAM_ID(1, 0)
|
|
|
|
#define GD32_I2S_SPI2_TX_DMA_STREAM GD32_DMA_STREAM_ID(1, 1)
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-29 11:22:44 -07:00
|
|
|
#define GD32_HAS_SPI1 FALSE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_SPI2 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* TIM attributes.*/
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_TIM_MAX_CHANNELS 4
|
2021-03-19 09:37:11 -07:00
|
|
|
|
2021-03-30 09:39:36 -07:00
|
|
|
#define GD32_HAS_TIM0 TRUE
|
|
|
|
#define GD32_TIM0_IS_32BITS FALSE
|
|
|
|
#define GD32_TIM0_CHANNELS 4
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
#if GD32_HAS_TIM_12 || GD32_HAS_TIM_1234
|
2021-03-30 09:39:36 -07:00
|
|
|
#define GD32_HAS_TIM1 TRUE
|
|
|
|
#define GD32_TIM1_IS_32BITS FALSE
|
|
|
|
#define GD32_TIM1_CHANNELS 4
|
|
|
|
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_TIM2 TRUE
|
|
|
|
#define GD32_TIM2_IS_32BITS FALSE
|
|
|
|
#define GD32_TIM2_CHANNELS 4
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-30 09:39:36 -07:00
|
|
|
#define GD32_HAS_TIM1 FALSE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_TIM2 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if GD32_HAS_TIM_1234
|
2021-03-30 09:39:36 -07:00
|
|
|
#define GD32_HAS_TIM3 TRUE
|
|
|
|
#define GD32_TIM3_IS_32BITS FALSE
|
|
|
|
#define GD32_TIM3_CHANNELS 4
|
|
|
|
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_TIM4 TRUE
|
|
|
|
#define GD32_TIM4_IS_32BITS FALSE
|
|
|
|
#define GD32_TIM4_CHANNELS 4
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-30 09:39:36 -07:00
|
|
|
#define GD32_HAS_TIM3 FALSE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_TIM4 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
2021-03-30 09:39:36 -07:00
|
|
|
#define GD32_HAS_TIM5 TRUE
|
|
|
|
#define GD32_TIM5_IS_32BITS FALSE
|
|
|
|
#define GD32_TIM5_CHANNELS 0
|
|
|
|
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_TIM6 TRUE
|
|
|
|
#define GD32_TIM6_IS_32BITS FALSE
|
|
|
|
#define GD32_TIM6_CHANNELS 0
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
/* USART attributes.*/
|
|
|
|
#if GD32_HAS_USART_01 || GD32_HAS_USART_012 || GD32_HAS_USART_01234
|
2021-03-25 13:56:29 -07:00
|
|
|
#define GD32_HAS_USART0 TRUE
|
|
|
|
#define GD32_UART_USART0_RX_DMA_STREAM GD32_DMA_STREAM_ID(0, 4)
|
|
|
|
#define GD32_UART_USART0_TX_DMA_STREAM GD32_DMA_STREAM_ID(0, 3)
|
2021-03-19 09:37:11 -07:00
|
|
|
|
2021-03-25 13:56:29 -07:00
|
|
|
#define GD32_HAS_USART1 TRUE
|
|
|
|
#define GD32_UART_USART1_RX_DMA_STREAM GD32_DMA_STREAM_ID(0, 5)
|
|
|
|
#define GD32_UART_USART1_TX_DMA_STREAM GD32_DMA_STREAM_ID(0, 6)
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-25 13:56:29 -07:00
|
|
|
#define GD32_HAS_USART0 FALSE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_USART1 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if GD32_HAS_USART_012 || GD32_HAS_USART_01234
|
2021-03-25 13:56:29 -07:00
|
|
|
#define GD32_HAS_USART2 TRUE
|
|
|
|
#define GD32_UART_USART2_RX_DMA_STREAM GD32_DMA_STREAM_ID(0, 2)
|
|
|
|
#define GD32_UART_USART2_TX_DMA_STREAM GD32_DMA_STREAM_ID(0, 1)
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-25 13:56:29 -07:00
|
|
|
#define GD32_HAS_USART2 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if GD32_HAS_USART_01234
|
2021-03-25 13:58:13 -07:00
|
|
|
#define GD32_HAS_UART3 TRUE
|
|
|
|
#define GD32_UART_UART3_RX_DMA_STREAM GD32_DMA_STREAM_ID(1, 2)
|
|
|
|
#define GD32_UART_UART3_TX_DMA_STREAM GD32_DMA_STREAM_ID(1, 4)
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_UART4 TRUE
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-25 13:58:13 -07:00
|
|
|
#define GD32_HAS_UART3 FALSE
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_UART4 FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* USB attributes.*/
|
2021-03-23 03:25:49 -07:00
|
|
|
#define GD32_HAS_USBFS TRUE
|
|
|
|
#define GD32_USBFS_ENDPOINTS 3
|
2021-03-19 09:37:11 -07:00
|
|
|
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_USB TRUE
|
2021-03-19 09:37:11 -07:00
|
|
|
|
2021-03-29 12:15:03 -07:00
|
|
|
/* FWDGT attributes.*/
|
|
|
|
#define GD32_HAS_FWDGT TRUE
|
2021-03-19 09:37:11 -07:00
|
|
|
|
2021-03-31 03:04:15 -07:00
|
|
|
/* EXMC attributes.*/
|
2021-03-19 09:37:11 -07:00
|
|
|
#if GD32_HAS_EXMC
|
2021-03-31 03:04:15 -07:00
|
|
|
#define GD32_HAS_EXMC TRUE
|
2021-03-19 09:37:11 -07:00
|
|
|
#else
|
2021-03-31 03:04:15 -07:00
|
|
|
#define GD32_HAS_EXMC FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* CRC attributes.*/
|
2021-03-20 11:47:59 -07:00
|
|
|
#define GD32_HAS_CRC TRUE
|
|
|
|
#define GD32_CRC_PROGRAMMABLE FALSE
|
2021-03-19 09:37:11 -07:00
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
#endif /* GD32_REGISTRY_H */
|
|
|
|
|
|
|
|
/** @} */
|